91欧美超碰AV自拍|国产成年人性爱视频免费看|亚洲 日韩 欧美一厂二区入|人人看人人爽人人操aV|丝袜美腿视频一区二区在线看|人人操人人爽人人爱|婷婷五月天超碰|97色色欧美亚州A√|另类A√无码精品一级av|欧美特级日韩特级

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

電子工程師 ? 來源:互聯(lián)網(wǎng) ? 作者:工程師陳翠 ? 2018-06-07 00:30 ? 次閱讀
加入交流群
微信小助手二維碼

掃碼添加小助手

加入工程師交流群

ADI公司的ADSP-BF70x Blackfin處理器系列采用雙MAC 16位最新的處理引擎,正交RISC微處理器指令集,在單指令架構(gòu)中采用單指令多數(shù)據(jù)(SIMD)多媒體功能, Blackfin+核能工作高達(dá)400MHz,每周妻支持雙16位或單32位MAC,其低功耗性能可應(yīng)用在汽車電子,視頻/圖像分析,工業(yè)控制,馬達(dá)控制,儀器儀表,電源控制和生物計(jì)量。本文介紹了ADSP-BF70x Blackfin處理器系列主要特性,框圖和Blackfin+處理核框圖,以及評估板ADSP-BF707 EZ-KIT Lite 主要特性,框圖,電路圖,材料清單和PCB布局設(shè)計(jì)圖。

The ADSP-BF70x processor is a member of the Blackfin family of products. The Blackfin processor combines a dual- MAC 16-bit state-of-the-art signal processing engine, the advantages of a clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD) multimedia capabilities into a single instruction-set architecture. New enhancements to the Blackfin+ core add 32-bit MAC and 16-bit complex MAC support, cache enhancements, branch prediction and other instruction set improvements—all while maintaining instruction set compatibility to previous Blackfin products. The processor offers performance up to 400 MHz, as well as low static power consumption. Produced with a low-power and low-voltage design methodology, they provide world-class power management and performance. By integrating a rich set of industry-leading system peripherals and memory (shown in Table 1), the Blackfin processor is the platform of choice for next-generation applications that require RISC-like programmability, multimedia support, and leading-edge signal processing in one integrated package. These applications span a wide array of markets, from automotive systems to embedded industrial, instrumentation, video/image analysis, biometric and power/motor control applications.

ADSP-BF70x Blackfin處理器系列主要特性:

Blackfin+ core with up to 400 MHz performance

Dual 16-bit or single 32-bit MAC support per cycle

16-bit complex MAC and many other instruction set enhancements

Instruction set compatible with previous Blackfin products

Low-cost packaging

88-Lead LFCSP (QFN) package (12 mm × 12mm), ? RoHS compliant

184-Ball CSP_BGA package (12 mm × 12mm × 0.8mm pitch), RoHS compliant

Low system power with 《 100 mW total device power at 400 MHz (《 0.25 mW/MHz) at 25°C TJUNCTION

MEMORY

136KB L1 SRAM with multi-parity-bit protection (64KB instruction, 64KB data, 8KB scratchpad)

Large on-chip L2 SRAM with ECC protection 256KB, 512KB, 1MB variants

On-chip L2 ROM (512KB) L3 interface (CSP_BGA only) optimized for lowest system power, providing 16-bit interface to DDR2 or LPDDR SDRAM devices (up to 200 MHz)

Security and one-time-programmable memory

Crypto hardware accelerators

Fast secure boot for IP protection

memDMA encryption/decryption for fast run-time security

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

圖1. ADSP-BF70x Blackfin處理器系列框圖

BLACKFIN+ PROCESSOR CORE

As shown in Figure 1, the processor integrates a Blackfin+ processor core. The core, shown in Figure 2, contains two 16-bit multipliers, one 32-bit multiplier, two 40-bit accumulators (which may be used together as a 72-bit accumulator), two 40- bit ALUs, one 72-bit ALU, four video ALUs, and a 40-bit shifter. The computation units process 8-, 16-, or 32-bit data from the register file. The compute register file contains eight 32-bit registers. When performing compute operations on 16-bit operand data, the register file operates as 16 independent 16-bit registers. All operands for compute operations come from the multiported register file and instruction constant fields. The core can perform two 16-bit by 16-bit multiply-accumu-lates or one 32-bit multiply-accumulate in each cycle. Signed and unsigned formats, rounding, saturation, and complex mul-tiplies are supported. The ALUs perform a traditional set of arithmetic and logical operations on 16-bit or 32-bit data. In addition, many special instructions are included to accelerate various signal processing tasks. These include bit operations such as field extract and pop-ulation count, divide primitives, saturation and rounding, and sign/exponent detection. The set of video instructions include byte alignment and packing operations, ? 16-bit and 8-bit adds with clipping, 8-bit average operations, and 8-bit subtract/absolute value/accumulate (SAA) operations. Also provided are the compare/select and vector search instructions. For certain instructions, two 16-bit ALU operations can be per-formed simultaneously on register pairs (a 16-bit high half and 16-bit low half of a compute register)。 If a second ALU is used, quad 16-bit operations are possible. The 40-bit shifter can perform shifts and rotates and is used to support normalization, field extract, and field deposit instructions

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

圖2. ADSP-BF70x Blackfin+處理器核框圖

評估板ADSP-BF707 EZ-KIT Lite

Thank you for purchasing the ADSP-BF707 EZ-KIT Lite?, Analog Devices, Inc. low-cost evaluation system for the ADSP-BF70x Blackfin? processors.

The ADSP-BF707 processor is a member of the Blackfin family of products. Blackfin processors combine a dual-MAC state-of-the-art signal processing engine, the advantages of a clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD)multimedia capabilities into a single instruction-set architecture. New enhancements to the Blackfin+? core add 32-bit MAC and 16-bit complex MAC support, cache enhancements, branch prediction and other instruction set improvements—all while maintaining instruction set compatibility to previous Blackfin products.

The EZ-KIT Lite is shipped with all of the necessary hardware—you can start the evaluation immediately. The package contains the standalone evaluation board, CE-approved power supply, and USB cable. The EZ-KIT Lite version ships with an ICE-1000 emulator, while the EZ-Board? version is supported by the ICE-1000 or ICE-2000 emulator.Expansion Interface III is provided for connecting a camera or audio extender board.

Traditional mechanical switches for changing the board’s factory setup have been removed in favor of I2C controlled software switches. The only remaining mechanical switches are the boot mode switch and push buttons.

The evaluation board is designed to be used in conjunction with the CrossCore? Embedded Studio (CCES) development tools to test capabilities of the ADSP-BF707 Blackfin processors. The CCES development environment aids advanced application code development and debug, such as:

Create, compile, assemble, and link application programs written in C++, C, and assembly

Load, run, step, halt, and set breakpoints in application programs

Read and write data and program memory

Read and write core and peripheral registers

評估板ADSP-BF707 EZ-KIT Lite 主要特性:

Analog Devices ADSP-BF707 processor

184-ball BGA package

25 MHz CLKIN core oscillator

DDR2 memory (DMC0) chip

128M x 16-bit (2G bit)

Micron MT47H128M16

Quad SPI Flash (SPI2)

32M bit serial flash memory

Winbond W25Q32

RF Wireless

4 x 2 connector

0.05” socket

Universal Asynchronous Receiver/Transmitter (UART0)

FTDI FT232RQ USB to UART converter

USB Mini B connector

Controller Area Network (CAN) interfaces

CAN0—NXP TJA1041 transceiver and RJ11 connector

CAN1—NXP TJA1041 transceiver and RJ11 connector

USB0 interface

Micro AB connector

HADC

VIN0 RTC battery through jumper

VIN1 timer through RC

VIN2 0.1” header

VIN3 0.1” header

RTC

16MM coin connector

3V 125 mAh Li-ion

CR1632

RESET controller

Analog Devices ADM6315 microprocessor supervisory circuits

Debug (JTAG/SWD/TRACE) interface

JTAG/SWD/SWO 10-pin 0.05” header for use with ADI emulators

TRACE/JTAG/SWD 38-pin Mictor header

Power measurement

INA3221 to measure 3V, VDD_INT and VDD_EXT

INA230 to measure VDD_DMC0

LEDs

Six LEDs: one power (green), one board reset (red), one SYS_FAULT (red), and three general-purpose (amber)

Push buttons

Three push buttons: one reset and two IRQ/Flag

Expansion Interface III connectors (EI3)

SMC0

PPI

SPORT

SPI

UART

TWI

TMR

GPIOs

PWR_IN

GND/3.3V output

External power supply

CE compliant

5V @ 3.6 Amps

Other features

SD/MMC memory connector

Boot mode switch

0.05-ohm resistors for processor current measurement


圖3. 評估板ADSP-BF707 EZ-KIT Lite外形圖

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖4. 評估板ADSP-BF707 EZ-KIT Lite框圖

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖5. 評估板ADSP-BF707 EZ-KIT Lite電路圖(1)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖6. 評估板ADSP-BF707 EZ-KIT Lite電路圖(2)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖7. 評估板ADSP-BF707 EZ-KIT Lite電路圖(3)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖8. 評估板ADSP-BF707 EZ-KIT Lite電路圖(4)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖9. 評估板ADSP-BF707 EZ-KIT Lite電路圖(5)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖10. 評估板ADSP-BF707 EZ-KIT Lite電路圖(6)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖11. 評估板ADSP-BF707 EZ-KIT Lite電路圖(7)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖12. 評估板ADSP-BF707 EZ-KIT Lite電路圖(8)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖13. 評估板ADSP-BF707 EZ-KIT Lite電路圖(9)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖14. 評估板ADSP-BF707 EZ-KIT Lite電路圖(10)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖15. 評估板ADSP-BF707 EZ-KIT Lite電路圖(11)

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖16. 評估板ADSP-BF707 EZ-KIT Lite電路圖(12)
評估板ADSP-BF707 EZ-KIT Lite材料清單:

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解


圖17. 評估板ADSP-BF707 EZ-KIT Lite PCB元件布局圖:頂層

基于ADSP-BF70x Blackfin處理器系列開發(fā)方案詳解

圖18. 評估板ADSP-BF707 EZ-KIT Lite PCB元件布局圖:底層

更詳細(xì)的評估板ADSP-BF707 EZ-KIT Lite PCB布局設(shè)計(jì)圖見:

評估板ADSP-BF707 EZ-KIT Lite PCB布局設(shè)計(jì)圖.pdf

聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問題,請聯(lián)系本站處理。 舉報投訴
  • 處理器
    +關(guān)注

    關(guān)注

    68

    文章

    20250

    瀏覽量

    252219
  • ADSP
    +關(guān)注

    關(guān)注

    2

    文章

    52

    瀏覽量

    30305
收藏 人收藏
加入交流群
微信小助手二維碼

掃碼添加小助手

加入工程師交流群

    評論

    相關(guān)推薦
    熱點(diǎn)推薦

    詳解MAX6711/MAX6712/MAX6713:4引腳SC70處理器復(fù)位電路

    詳解MAX6711/MAX6712/MAX6713:4引腳SC70處理器復(fù)位電路 一、引言 在微處理器和數(shù)字系統(tǒng)中,電源監(jiān)控和復(fù)位電路是確保系統(tǒng)穩(wěn)定運(yùn)行的關(guān)鍵。今天我們要深入探討的是
    的頭像 發(fā)表于 02-28 09:20 ?287次閱讀

    應(yīng)對微處理器電源失穩(wěn),有它就夠了—CBM809X系列

    CBM809X系列是芯佰微電子推出的高性能微處理器監(jiān)控電路,專為保障數(shù)字系統(tǒng)電源可靠性設(shè)計(jì),其核心功能是實(shí)時追蹤供電電壓狀態(tài),在通電、斷電及電壓波動等全生命周期場景下輸出穩(wěn)定復(fù)位信號,確保微
    的頭像 發(fā)表于 10-29 13:10 ?2993次閱讀
    應(yīng)對微<b class='flag-5'>處理器</b>電源失穩(wěn),有它就夠了—CBM809<b class='flag-5'>X</b><b class='flag-5'>系列</b>

    AM67x處理器技術(shù)文檔總結(jié)

    AM67x 可擴(kuò)展處理器系列基于進(jìn)化的 Jacinto? 7 架構(gòu),面向智能視覺相機(jī)和通用計(jì)算應(yīng)用,并建立在 TI 十多年來在視覺處理器市場領(lǐng)導(dǎo)地位積累的廣泛市場知識之上。AM67
    的頭像 發(fā)表于 09-29 10:48 ?2014次閱讀
    AM67<b class='flag-5'>x</b><b class='flag-5'>處理器</b>技術(shù)文檔總結(jié)

    德州儀器AM68x Jacinto 8處理器技術(shù)解析

    Texas Instruments AM68x 64位Jacinto? 8 TOPS Vision SoC處理器是一款基于Eval Jacinto 7架構(gòu)的可擴(kuò)展處理器。該系列面向智能
    的頭像 發(fā)表于 08-27 15:08 ?1110次閱讀
    德州儀器AM68<b class='flag-5'>x</b> Jacinto 8<b class='flag-5'>處理器</b>技術(shù)解析

    如何在 MA35 系列處理器 (MPU) 上開發(fā) AMP(非對稱多處理)應(yīng)用程序?

    如何在 MA35 系列處理器 (MPU) 上開發(fā) AMP(非對稱多處理)應(yīng)用程序,并通過建立多個端點(diǎn)的過程促進(jìn)與其他內(nèi)核的多通道數(shù)據(jù)傳輸。
    發(fā)表于 08-19 06:11

    新唐科技推出全新KM1M4BF6x系列單電機(jī)控制MCU

    伴隨著電機(jī)控制技術(shù)和方案的不斷發(fā)展,作為整個控制的核心 MCU 也邁向了新的高度。為了滿足市場不同的應(yīng)用對高能效、高精度、高可靠性的電機(jī)控制和解決方案的迫切需求,新唐科技推出全新一代單電機(jī)控制的 MCU KM1M4BF6x
    的頭像 發(fā)表于 07-25 17:36 ?3599次閱讀
    新唐科技推出全新KM1M4<b class='flag-5'>BF6x</b><b class='flag-5'>系列</b>單電機(jī)控制MCU

    Analog Devices Inc. ADSP-21594/ADSP-SC594 SHARC+雙核DSP數(shù)據(jù)手冊

    Analog Devices ADSP-21594/ADSP-SC594 SHARC+雙核DSP是單指令多數(shù)據(jù)(SIMD)SHARC系列數(shù)字信號處理器(DSP)的成員,采用Analog
    的頭像 發(fā)表于 06-11 15:41 ?1044次閱讀
    Analog Devices Inc. <b class='flag-5'>ADSP</b>-21594/<b class='flag-5'>ADSP</b>-SC594 SHARC+雙核DSP數(shù)據(jù)手冊

    Analog Devices Inc. ADSP-SC598雙SHARC+?數(shù)字信號處理器數(shù)據(jù)手冊

    Analog Devices ADSP-SC598雙SHARC+? 數(shù)字信號處理器 (DSP) 采用集成式Arm? Cortex-A55,運(yùn)行頻率高達(dá)1.2GHz。A55處理器帶有FPU和Neon
    的頭像 發(fā)表于 06-10 11:53 ?1118次閱讀
    Analog Devices Inc. <b class='flag-5'>ADSP</b>-SC598雙SHARC+?數(shù)字信號<b class='flag-5'>處理器</b>數(shù)據(jù)手冊

    龍芯處理器支持WINDOWS嗎?

    Linux系統(tǒng):龍芯處理器主要適配國產(chǎn)Linux發(fā)行版(如統(tǒng)信UOS、麒麟OS),可滿足多數(shù)辦公和開發(fā)需求。 虛擬化/模擬: QEMU等工具可通過軟件模擬x86環(huán)境,但性能損耗極大
    發(fā)表于 06-05 14:24

    Analog Devices Inc. EVAL-ADSP1802評估套件數(shù)據(jù)手冊

    與CrossCore Embedded Studio (CCES) 環(huán)境配合使用,以測試ADSP1802處理器的功能,該處理器通過ICE-1000/ICE-2000仿真
    的頭像 發(fā)表于 05-29 14:41 ?1085次閱讀
    Analog Devices Inc. EVAL-<b class='flag-5'>ADSP</b>1802評估套件數(shù)據(jù)手冊

    Analog Devices Inc. ADSP1802 SHARC?處理器數(shù)據(jù)手冊

    Analog Devices ADSP1802 SHARC^?^ 處理器是采用ADI Super Harvard架構(gòu)單芯片計(jì)算機(jī)(SHARC)的數(shù)字信號處理器(DSP)。ADSP180
    的頭像 發(fā)表于 05-29 14:36 ?1420次閱讀
    Analog Devices Inc. <b class='flag-5'>ADSP</b>1802 SHARC?<b class='flag-5'>處理器</b>數(shù)據(jù)手冊

    ADSP-21371/ADSP-21375面向汽車音頻的32位高性能浮點(diǎn)SHARC處理器技術(shù)手冊

    第三代SHARC?處理器,其中包括ADSP-21375和ADSP-21371,提供了更高的性能、以音頻和應(yīng)用為重點(diǎn)的外設(shè)和存儲配置,能夠支持環(huán)繞聲解碼
    的頭像 發(fā)表于 05-13 09:30 ?1591次閱讀
    <b class='flag-5'>ADSP</b>-21371/<b class='flag-5'>ADSP</b>-21375面向汽車音頻的32位高性能浮點(diǎn)SHARC<b class='flag-5'>處理器</b>技術(shù)手冊

    ADSP-BF531/ADSP-BF532/ADSP-BF533 400MHz低成本Blackfin處理器技術(shù)手冊

    ADI公司早期的ADSP-BF531、ADSP-BF532和ADSP-BF533產(chǎn)品系列具備Blackfin
    的頭像 發(fā)表于 05-12 16:27 ?2013次閱讀
    <b class='flag-5'>ADSP-BF</b>531/<b class='flag-5'>ADSP-BF</b>532/<b class='flag-5'>ADSP-BF</b>533 400MHz低成本<b class='flag-5'>Blackfin</b><b class='flag-5'>處理器</b>技術(shù)手冊

    ADSP1802 SHARC處理器技術(shù)手冊

    ADSP1802 是一款數(shù)字信號處理器 (DSP),具有 Analog Devices, Inc. 超級哈佛架構(gòu)單芯片計(jì)算機(jī) (SHARC) 的 S PackageADSP1802 是一個 32 位
    的頭像 發(fā)表于 05-12 14:51 ?1541次閱讀
    <b class='flag-5'>ADSP</b>1802 SHARC<b class='flag-5'>處理器</b>技術(shù)手冊

    JTAG上掛了不同型號的DSP,在Connect to Target時經(jīng)常出錯怎么解決?

    在我們的音頻處理器項(xiàng)目中,使用了多個DSP,有一個ADSP-BF516和一個ADSP-21488,它們通過串聯(lián)的方式都連接在JTAG鏈路上。 在VisualDSP++ 開發(fā)環(huán)境中進(jìn)
    發(fā)表于 04-28 07:02