91欧美超碰AV自拍|国产成年人性爱视频免费看|亚洲 日韩 欧美一厂二区入|人人看人人爽人人操aV|丝袜美腿视频一区二区在线看|人人操人人爽人人爱|婷婷五月天超碰|97色色欧美亚州A√|另类A√无码精品一级av|欧美特级日韩特级

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

SN74LVT8996-EP 增強(qiáng)型產(chǎn)品 3.3V Abt 10 位多點(diǎn)可尋址 Ieee Std 1149.1 Tap 收發(fā)器

數(shù)據(jù):

描述

The SN74LVT8996 10-bit addressable scan port (ASP) is a member of the Texas Instruments SCOPE? testability integrated-circuit family. This family of devices supports IEEE Std 1149.1-1990 boundary scan to facilitate testing of complex circuit assemblies. Unlike most SCOPE? devices, the ASP is not a boundary-scannable device, rather, it applies TI?s addressable-shadow-port technology to the IEEE Std 1149.1-1990 (JTAG) test access port (TAP) to extend scan access beyond the board level.

This device is functionally equivalent to the ?ABT8996 ASPs. Additionally, it is designed specifically for low-voltage (3.3-V) VCC operation, but with the capability to interface to 5-V masters and/or targets.

Conceptually, the ASP is a simple switch that can be used to directly connect a set of multidrop primary TAP signals to a set of secondary TAP signals - for example, to interface backplane TAP signals to a board-level TAP. The ASP provides all signal buffering that might be required at these two interfaces. When primary and secondary TAPs are connected, only a moderate propagation delay is introduced - no storage/retiming elements are inserted. This minimizes the need for reformatting board-level test vectors for in-system use.

Most operations of the ASP are synchronous to the primary test clock (PTCK) input. PTCK is always buffered directly onto the secondary test clock (STCK) output.

Upon power up of the device, the ASP assumes a condition in which the primary TAP is disconnected from the secondary TAP (unless the bypass signal is used, as below). This reset condition also can be entered by the assertion of the primary test reset (PTRST)\ input or by use of shadow protocol. PTRST\ is always buffered directly onto the secondary test reset (STRST)\ output, ensuring that the ASP and its associated secondary TAP can be reset simultaneously.

When connected, the primary test data input (PTDI) and primary test mode select (PTMS) input are buffered onto the secondary test data output (STDO) and secondary test mode select (STMS) output, respectively, while the secondary test data input (STDI) is buffered onto the primary test data output (PTDO). When disconnected, STDO is at high impedance, while PTDO is at high impedance, except during acknowledgment of a shadow protocol. Upon disconnect of the secondary TAP, STMS holds its last low or high level, allowing the secondary TAP to be held in its last stable state. Upon reset of the ASP, STMS is high, allowing the secondary TAP to be synchronously reset to the Test-Logic-Reset state.

In system, primary-to-secondary connection is based on shadow protocols that are received and acknowledged on PTDI and PTDO, respectively. These protocols can occur in any of the stable TAP states other than Shift-DR or Shift-IR (i.e., Test-Logic-Reset, Run-Test/Idle, Pause-DR or Pause-IR). The essential nature of the protocols is to receive/transmit an address via a serial bit-pair signaling scheme. When an address is received serially at PTDI that matches that at the parallel address inputs (A9-A0), the ASP serially retransmits its address at PTDO as an acknowledgment and then assumes the connected (ON) status, as above. If the received address does not match that at the address inputs, the ASP immediately assumes the disconnected (OFF) status without acknowledgment.

The ASP also supports three dedicated addresses that can be received globally (that is, to which all ASPs respond) during shadow protocols. Receipt of the dedicated disconnect address (DSA) causes the ASP to disconnect in the same fashion as a nonmatching address. Reservation of this address for global use ensures that at least one address is available to disconnect all receiving ASPs. The DSA is especially useful when the secondary TAPs of multiple ASPs are to be left in different stable states. Receipt of the reset address (RSA) causes the ASP to assume the reset condition, as above. Receipt of the test-synchronization address (TSA) causes the ASP to assume a connect status (MULTICAST) in which PTDO is at high impedance but the connections from PTMS to STMS and PTDI to STDO are maintained to allow simultaneous operation of the secondary TAPs of multiple ASPs. This is useful for multicast TAP-state movement, simultaneous test operation (such as in Run-Test/Idle state), and scanning of common test data into multiple like scan chains. The TSA is valid only when received in the Pause-DR or Pause-IR TAP states.

Alternatively, primary-to-secondary connection can be selected by assertion of a low level at the bypass (BYP)\ input. This operation is asynchronous to PTCK and is independent of PTRST\ and/or power-up reset. This bypassing feature is especially useful in the board-test environment, since it allows the board-level automated test equipment (ATE) to treat the ASP as a simple transceiver. When the BYP\ input is high, the ASP is free to respond to shadow protocols. Otherwise, when BYP is low, shadow protocols are ignored.

Whether the connected status is achieved by use of shadow protocol or by use of BYP\, this status is indicated by a low level at the connect (CON)\ output. Likewise, when the secondary TAP is disconnected from the primary TAP, the CON\ output is high.

特性

  • 受控基線
    • 一個(gè)裝配/測試現(xiàn)場,一個(gè)制造現(xiàn)場
  • 增強(qiáng)的減少制造資源(DMS)支持
  • 增強(qiáng)產(chǎn)品更改通知
  • 資格譜系
  • 支持IEEE Std 1149.1-1990(JTAG)測試訪問端口(TAP)和邊界掃描架構(gòu)的德州儀器(TI)廣泛可測試產(chǎn)品系列成員
  • 將掃描訪問從板級(jí)擴(kuò)展到更高級(jí)別的系統(tǒng)集成
  • 促進(jìn)系統(tǒng)環(huán)境中的低級(jí)芯片/板的重復(fù)使用)測試
  • 3.3 V,主要和次要TAP都具有完全5 V容差,可連接5 V和/或3.3 V主機(jī)和目標(biāo)
  • 基于交換機(jī)的架構(gòu)允許將主要TAP直接連接到輔助TAP
  • 主要TAP是多用于最小化背板布線通道
  • Shado w協(xié)議可以在任何測試邏輯復(fù)位,運(yùn)行測試/空閑,暫停DR和暫停紅外TAP狀態(tài)中發(fā)生,以提供板對(duì)板測試和內(nèi)置自檢
  • < li>在主TAP上接收/確認(rèn)簡單尋址(陰影)協(xié)議
  • 10位地址空間提供多達(dá)1021個(gè)用戶指定的板地址
  • 旁路(BYP)\ Pin在不使用影子協(xié)議的情況下強(qiáng)制進(jìn)行主從連接
  • 連接(CON)\ Pin提供主從連接的指示
  • 高驅(qū)動(dòng)輸出(?? 32- mA I OH ,64-mA I OL )在初級(jí)和高級(jí)扇出時(shí)支持背板接口
  • 閂鎖性能超過每JESD 100 mA 78,II類
  • ESD保護(hù)超過JESD 22
    • 2000-V人體模型(A114-A)
    • 200-V機(jī)型(A115-A) )
    • 1000-V充電設(shè)備型號(hào)(C101)

組件資格符合JEDEC和行業(yè)標(biāo)準(zhǔn),確保在擴(kuò)展溫度范圍內(nèi)可靠運(yùn)行。這包括但不限于高加速應(yīng)力測試(HAST)或偏壓85/85,溫度循環(huán),高壓釜或無偏HAST,電遷移,鍵合金屬間壽命和模塑化合物壽命。此類鑒定測試不應(yīng)被視為超出規(guī)定的性能和環(huán)境限制使用該組件的合理性。
SCOPE是德州儀器公司的商標(biāo)。

參數(shù) 與其它產(chǎn)品相比?邊界掃描 (JTAG)

?
Technology Family
VCC (Min) (V)
VCC (Max) (V)
Bits (#)
ICC @ Nom Voltage (Max) (mA)
tpd @ Nom Voltage (Max) (ns)
IOL (Max) (mA)
Input Type
Output Type
Rating
Operating Temperature Range (C)
SN74LVT8996-EP
LVT ? ?
2.7 ? ?
3.6 ? ?
10 ? ?
20 ? ?
20 ? ?
64 ? ?
TTL/CMOS ? ?
LVTTL ? ?
HiRel Enhanced Product ? ?
-40 to 85 ? ?