資料介紹
Turbo codes [1] and LDPC codes [2] are the two best
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
known codes that are capable of achieving low bit error rates
(BER) at code rates approaching Shannon's capacity limit.
However, in order to achieve desired power and throughputs
for current applications (e.g., > 1Mbps in 3G wireless sys-
tems, > 1Gbps in magnetic recording systems), fully parallel
and pipelined iterative decoder architectures are needed.
Compared to turbo codes, LDPC codes enjoy a signiˉcant
advantage in terms of computational complexity and are
known to have a large amount of inherent parallelism [3].
However, the randomness of LDPC codes results in stringent
memory requirements that amount to an order of magnitude
increase in complexity compared to those for turbo codes.
A direct approach to implementing a parallel decoder ar-
chitecture would be to allocate, for each node or cluster of
nodes in the graph deˉning the LDPC code, a function unit
for computing the reliability messages, and employ an in-
terconnection network to route messages between function
nodes (see Fig.1). A major problem with this approach is
that the interconnection networks require complex wiring
to perform global routing of messages and hence must be
deeply pipelined (e.g., bidirectional multilayered networks
in [4] and 4096-input multiplexers per function unit in [5]).
Moreover, the randomness in the pattern of communicating
messages leads to routing and congestion problems on the
networks which require extensive bu?ering to resolve.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- FM330x Serial Low‐Power Smart Me 1次下載
- GIF Decoder 2次下載
- THS6072,pdf(Low-Power ADSL Dif
- MSP430 Ultra-Low-Power MCUs an
- Low Power DSP s for Wireless c
- Approaches to Low-Power Implem
- Energy Effi cient, Low Power O
- Low Power IC Design of the Wir
- ENCODER/DECODER 4 種不同狀態(tài)
- LOW POWER低功率電感器
- A 2.4-GHz Low Power ASK Transm
- Low-Power Digital Vlsi Design An Overview 0次下載
- 關(guān)于LDPC碼的經(jīng)典論文 0次下載
- low_power解碼器的VLSI架構(gòu)LDPC碼 0次下載
- Low-Power Design Techniques an 0次下載
- Cu/low-k互連結(jié)構(gòu)中的電遷移問題 2.1k次閱讀
- 一文詳解Power-Aware IBIS模型 1.3k次閱讀
- 如何利用低功耗設(shè)計(jì)技術(shù)實(shí)現(xiàn)超大規(guī)模集成電路(VLSI)的電源完整性? 1.9k次閱讀
- Synopsys推出一款低功耗靜態(tài)規(guī)則檢查工具—VCLP 5.4k次閱讀
- 簡(jiǎn)單認(rèn)識(shí)POWER系列架構(gòu)處理器 5.2k次閱讀
- 低代碼(Low-Code)是什么?低代碼的特點(diǎn)有哪些? 5.7k次閱讀
- Power Divider和Power Splitter 3.2k次閱讀
- 數(shù)字IC版圖設(shè)計(jì)中Power Mesh打的太寬怎么辦 3.9k次閱讀
- RKNanoC嵌入式芯片參數(shù)介紹 2.9k次閱讀
- RKNanoD嵌入式芯片參數(shù)介紹 4.4k次閱讀
- 1000BASE-T|100m|RJ-45 SFP|FCLF8521P2BTL 3.4k次閱讀
- 為什么要有attention機(jī)制,Attention原理 1.7w次閱讀
- 基于Power的智能區(qū)塊鏈分散解決方案 1.3k次閱讀
- power架構(gòu)為什么不普及 2.5w次閱讀
- Low Power概念介紹<SRPG Cell> 1.4w次閱讀
下載排行
本周
- 1MDD品牌三極管BC807數(shù)據(jù)手冊(cè)
- 3.00 MB | 次下載 | 免費(fèi)
- 2MDD品牌三極管BC817數(shù)據(jù)手冊(cè)
- 2.51 MB | 次下載 | 免費(fèi)
- 3MDD品牌三極管D882數(shù)據(jù)手冊(cè)
- 3.49 MB | 次下載 | 免費(fèi)
- 4MDD品牌三極管MMBT2222A數(shù)據(jù)手冊(cè)
- 3.26 MB | 次下載 | 免費(fèi)
- 5MDD品牌三極管MMBTA56數(shù)據(jù)手冊(cè)
- 3.09 MB | 次下載 | 免費(fèi)
- 6MDD品牌三極管MMBTA92數(shù)據(jù)手冊(cè)
- 2.32 MB | 次下載 | 免費(fèi)
- 7STM32G474 HRTIME PWM 丟波問題分析與解決
- 1.00 MB | 次下載 | 3 積分
- 8新能源電動(dòng)汽車高壓線束的銅鋁連接解決方案
- 2.71 MB | 次下載 | 2 積分
本月
- 1愛華AIWA HS-J202維修手冊(cè)
- 3.34 MB | 37次下載 | 免費(fèi)
- 2PC5502負(fù)載均流控制電路數(shù)據(jù)手冊(cè)
- 1.63 MB | 23次下載 | 免費(fèi)
- 3NB-IoT芯片廠商的資料說(shuō)明
- 0.31 MB | 22次下載 | 1 積分
- 4H110主板CPU PWM芯片ISL95858HRZ-T核心供電電路圖資料
- 0.63 MB | 6次下載 | 1 積分
- 5UWB653Pro USB口測(cè)距通信定位模塊規(guī)格書
- 838.47 KB | 5次下載 | 免費(fèi)
- 6技嘉H110主板IT8628E_BX IO電路圖資料
- 2.61 MB | 4次下載 | 1 積分
- 7蘇泊爾DCL6907(即CHK-S007)單芯片電磁爐原理圖資料
- 0.04 MB | 4次下載 | 1 積分
- 8蘇泊爾DCL6909(即CHK-S009)單芯片電磁爐原理圖資料
- 0.08 MB | 2次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191439次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183353次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81602次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73822次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評(píng)論