資料介紹
DM54LS190/DM74LS190, DM54LS191/DM74LS191
Synchronous 4-Bit Up/Down Counters with Mode Control
General Description
These circuits are synchronous, reversible, up/down counters.
The LS191 is a 4-bit binary counter and the LS190 is a
BCD counter. Synchronous operation is provided by having
all flip-flops clocked simultaneously, so that the outputs
change simultaneously when so instructed by the steering
logic. This mode of operation eliminates the output counting
spikes normally associated with asynchronous (ripple clock)
counters.
The outputs of the four master-slave flip-flops are triggered
on a low-to-high level transition of the clock input, if the
enable input is low. A high at the enable input inhibits counting.
Level changes at either the enable input or the down/
up input should be made only when the clock input is high.
The direction of the count is determined by the level of the
down/up input. When low, the counter counts up and when
high, it counts down.
These counters are fully programmable; that is, the outputs
may be preset to either level by placing a low on the load
input and entering the desired data at the data inputs. The
output will change independent of the level of the clock input.
This feature allows the counters to be used as modulo-
N dividers by simply modifying the count length with the
preset inputs.
The clock, down/up, and load inputs are buffered to lower
the drive requirement; which significantly reduces the number
of clock drivers, etc., required for long parallel words.
Two outputs have been made available to perform the cascading
function: ripple clock and maximum/minimum count.
The latter output produces a high-level output pulse with a
duration approximately equal to one complete cycle of the
clock when the counter overflows or underflows. The ripple
clock output produces a low-level output pulse equal in
width to the low-level portion of the clock input when an
overflow or underflow condition exists. The counters can be
easily cascaded by feeding the ripple clock output to the
enable input of the succeeding counter if parallel clocking is
used, or to the clock input if parallel enabling is used. The
maximum/minimum count output can be used to accomplish
look-ahead for high-speed operation.
Synchronous 4-Bit Up/Down Counters with Mode Control
General Description
These circuits are synchronous, reversible, up/down counters.
The LS191 is a 4-bit binary counter and the LS190 is a
BCD counter. Synchronous operation is provided by having
all flip-flops clocked simultaneously, so that the outputs
change simultaneously when so instructed by the steering
logic. This mode of operation eliminates the output counting
spikes normally associated with asynchronous (ripple clock)
counters.
The outputs of the four master-slave flip-flops are triggered
on a low-to-high level transition of the clock input, if the
enable input is low. A high at the enable input inhibits counting.
Level changes at either the enable input or the down/
up input should be made only when the clock input is high.
The direction of the count is determined by the level of the
down/up input. When low, the counter counts up and when
high, it counts down.
These counters are fully programmable; that is, the outputs
may be preset to either level by placing a low on the load
input and entering the desired data at the data inputs. The
output will change independent of the level of the clock input.
This feature allows the counters to be used as modulo-
N dividers by simply modifying the count length with the
preset inputs.
The clock, down/up, and load inputs are buffered to lower
the drive requirement; which significantly reduces the number
of clock drivers, etc., required for long parallel words.
Two outputs have been made available to perform the cascading
function: ripple clock and maximum/minimum count.
The latter output produces a high-level output pulse with a
duration approximately equal to one complete cycle of the
clock when the counter overflows or underflows. The ripple
clock output produces a low-level output pulse equal in
width to the low-level portion of the clock input when an
overflow or underflow condition exists. The counters can be
easily cascaded by feeding the ripple clock output to the
enable input of the succeeding counter if parallel clocking is
used, or to the clock input if parallel enabling is used. The
maximum/minimum count output can be used to accomplish
look-ahead for high-speed operation.
74LS1
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 74LS191英文手冊(cè) 16次下載
- HD74LS151 datasheet
- HD74LS03 ic datasheet
- 74LS91/SN74LS91/SN5491 pdf dat
- HD74LS95/HD74LS95B pdf datashe
- 74LS651 pdf datasheet
- 74LS688/74LS682/74LS684/74LS68
- 74LS190 pdf datasheet
- 74LS74 pdf datasheet
- 74LS28 pdf datasheet
- 74HC191 pdf datasheet
- SN7402/SN54LS02/SN74LS02 pdf d
- SN7401/SN5401/SN74LS01 pdf dat
- 74LS191中文資料.pdf
- 74ls280.pdf
- SN54LS422、SN54LS423、SN74LS422、SN74LS423可重觸發(fā)單穩(wěn)態(tài)多諧振蕩器解析 596次閱讀
- 74ls112引腳圖及功能詳解 74ls112的功能及原理 34.3w次閱讀
- 74ls123芯片主要功能是什么?74ls123能用什么代替? 3.9w次閱讀
- 74ls191中文資料匯總(74ls191引腳圖及功能_邏輯功能及應(yīng)用電路) 18.9w次閱讀
- 74ls161與74ls163有什么區(qū)別 6.3w次閱讀
- 74ls160和74ls161區(qū)別 12.8w次閱讀
- 74ls147和74ls148有什么區(qū)別 3.6w次閱讀
- 一文看懂74LS112和74LS76的區(qū)別 8.2w次閱讀
- 74ls04和74hc04有什么區(qū)別_74ls04/74hc04簡介 3w次閱讀
- 74ls07引腳圖及功能_74ls07工作原理 8.4w次閱讀
- 74ls164內(nèi)部結(jié)構(gòu)及其應(yīng)用(74ls164引腳圖及功能_工作原理) 11.3w次閱讀
- 74ls245是什么_74ls245使用方法_74ls245的作用是什么 3.9w次閱讀
- 74LS164驅(qū)動(dòng)數(shù)碼管動(dòng)態(tài)顯示(74LS164工作條件_電氣特性) 1.6w次閱讀
- 74ls90和74ls290的區(qū)別是什么? 2.8w次閱讀
- 74ls04與74ls08的區(qū)別_74ls04推挽電路原理分析 2.1w次閱讀
下載排行
本周
- 1CSMD1&TR3A 6 C00 模組-CN-V1
- 960.13 KB | 次下載 | 免費(fèi)
- 2SC92F8463B/8462B/8461B技術(shù)手冊(cè)
- 1.67 MB | 次下載 | 5 積分
- 3基于單片機(jī)的額溫槍設(shè)計(jì)
- 4.82 MB | 次下載 | 10 積分
- 4AT817晶體管光耦系列
- 1.86 MB | 次下載 | 免費(fèi)
- 5國產(chǎn)千兆網(wǎng)口芯片PT153S中文資料
- 1.35 MB | 次下載 | 免費(fèi)
- 6壓力容器焊接手冊(cè)
- 6.47 MB | 次下載 | 2 積分
- 7PC1502 18V_1A負(fù)載開關(guān)電路中文資料
- 13.40 MB | 次下載 | 免費(fèi)
- 8FP7135V060-G1/FP7125替代物料pin to pin
- 495.40 KB | 次下載 | 免費(fèi)
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 16次下載 | 10 積分
- 2冷柜-電氣控制系統(tǒng)講解
- 13.68 MB | 7次下載 | 10 積分
- 3SDFM 激光測(cè)距模塊模組手冊(cè)
- 0.54 MB | 7次下載 | 免費(fèi)
- 4SW6238V ACCC 三 PD 四口多協(xié)議移動(dòng)電源 SOC規(guī)格書
- 0.59 MB | 5次下載 | 1 積分
- 5反激式開關(guān)電源設(shè)計(jì)解析
- 0.89 MB | 4次下載 | 5 積分
- 6IP6742_datasheet_100V8A 同步 BUCK 控制器
- 2.16 MB | 3次下載 | 免費(fèi)
- 7SDM02 激光測(cè)距模塊產(chǎn)品手冊(cè)
- 0.43 MB | 2次下載 | 免費(fèi)
- 8PAW3395DM-T6QU:光學(xué)游戲?qū)Ш叫酒謨?cè)
- 1.26 MB | 2次下載 | 10 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191448次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評(píng)論