資料介紹
The SLGU877 is a PLL based zero delay buffer designed for 1.7V to 1.9V VDD operating range. The differential
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
clock input pair (CLK/ CLK) is distributed to 10 differential output pairs (Y[0:9]/ Y[0:9]) and one differential
feedback pair (FBOUT/ FBOUT). All output pairs are controlled by: (CLK/ CLK) inputs, (FBIN/
FBIN) inputs, OS,OE inputs, and analog VDD supply pin (AVDD).
OS input is a program pin that must be tied to GND or VDD. With OS= high and OE driven low, all outputs
except for (FBOUT/ FBOUT) are disabled to low (LZ).
With OS= low and OE driven low, all outputs except for (Y7/ Y7, FBOUT/ FBOUT) are disabled to low (LZ).
It leaves (Y7/ Y7) free running in addition to (FBOUT/ FBOUT).
Setting both CLK and CLK to logic low is used to put the device in a low power state. The PLL is turned
off, input receivers disabled, and all clock outputs are disabled to low (LZ). The PLL, inputs, and outputs
will power-on again after (CLK/ CLK) inputs have re-started as a differential signal. For power-on, it is necessary
to wait the stabilization time (TL) for the PLL to achieve lock of the feedback input pair (FBIN/ FBIN)
to the clock input pair (CLK/ CLK).
When the AVDD pin is grounded, (CLK/ CLK) bypasses the PLL, and is presented to the output pairs. This
mode is intended for testing purposes.The CLK/CLK inputs should be activated after VDDQ/AVDD power.
The SLGU877 is optimized for minimum timing skews and tracks spread spectrum input clocking for EMI
reduction.
slg
加入交流群
掃碼添加小助手
加入工程師交流群
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- 3V轉(zhuǎn)1.8V三極管穩(wěn)壓IC
- 5V轉(zhuǎn)3.3V,3V,1.8V電路2A規(guī)格書
- 3.3V轉(zhuǎn)1.8V 3V轉(zhuǎn)1.8V穩(wěn)壓降壓芯片
- 14/12位1.8V單ADC
- 從 1.8V 到 USB 的多軌電壓轉(zhuǎn)換和管理
- LT3020-1.8 Demo Circuit - VLDO Regulator (2.1-10V to 1.8V @ 100mA)
- LTC3887 Demo Circuit - High Efficiency Dual 500kHz 3.3V/1.8V Step-Down Converter (6-24V to 3.3V & 1.8V @ 15A)
- 5V和3.7V降壓到1.8V的芯片選型方案詳細(xì)說明 14次下載
- 5V和3.7V降壓到1.8V的芯片和LDO方案免費下載 25次下載
- 3.3V和3V降壓到1.8V的芯片和LDO方案說明 26次下載
- 5V和3.7V轉(zhuǎn)1.8V的芯片選型方案免費下載 41次下載
- AIC1187,pdf,datasheet
- ISL54503 pdf datasheet (+1.8V
- ISL98012 pdf datasheet (1.8V I
- SLGU877.pdf(pcie clock buffer)
- TRS3122E 1.8V低功耗雙路RS - 232收發(fā)器:設(shè)計與應(yīng)用詳解 244次閱讀
- 1.0 1.8V VCC電源靜電保護(hù)方案 1.1k次閱讀
- 1.8V/2.5V/3.3V信號保護(hù)方案 2.6k次閱讀
- PGS152 IC主要有哪些特點 2.2k次閱讀
- 如何實現(xiàn)電平轉(zhuǎn)換,多種方法 1.4w次閱讀
- Zynq的電源上電順序 1.4w次閱讀
- 微雪電子PL2303USB轉(zhuǎn)UART簡介 3.3k次閱讀
- 微雪電子PL2303(micro) USB轉(zhuǎn)UART介紹 4k次閱讀
- 微雪電子PL2303 (mini) USB轉(zhuǎn)UART介紹 3k次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 3k次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 2.9k次閱讀
- 微雪電子Open16F877A PIC開發(fā)板簡介 2.6k次閱讀
- 三列3.3V電平與5V電平的轉(zhuǎn)換電路分享 3.3w次閱讀
- AMS1117穩(wěn)壓電路圖(1.2v、1.8v、3.3v、5v) 21.9w次閱讀
- mcu失效的原因有哪些? 8.2k次閱讀
下載排行
本周
- 1耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 22EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 3PCS7操作員站體系結(jié)構(gòu)說明書
- 1.69 MB | 次下載 | 5 積分
- 4超級電容器產(chǎn)品目錄資料
- 4.50 MB | 次下載 | 免費
- 5SMK板對線CPL6506-0101F-CPL6106-01
- 830.48 KB | 次下載 | 免費
- 6WAYON維安手機(jī)快充保護(hù)方案由原廠代理分銷經(jīng)銷一級代理分銷經(jīng)銷
- 719.04 KB | 次下載 | 免費
- 72W大功率高速率多頻段LR2021無線通訊模塊LoRa2021F33-2G4 規(guī)格書
- 1.03 MB | 次下載 | 免費
- 8PC5012氮化鎵 PIIP 單片集成電路數(shù)據(jù)手冊
- 1.66 MB | 次下載 | 免費
本月
- 1美的電磁爐電路原理圖資料
- 4.39 MB | 19次下載 | 10 積分
- 2反激式開關(guān)電源設(shè)計解析
- 0.89 MB | 8次下載 | 5 積分
- 3SW6238V ACCC 三 PD 四口多協(xié)議移動電源 SOC規(guī)格書
- 0.59 MB | 6次下載 | 1 積分
- 4IP5365支持3路 Type-C、UFCS、PD3.0等全部快充協(xié)議的移動電源SOC規(guī)格書
- 3.38 MB | 2次下載 | 1 積分
- 5耗盡型MOS FET產(chǎn)品目錄選型表
- 0.14 MB | 2次下載 | 免費
- 6簡易光伏控制器原理圖資料
- 0.07 MB | 1次下載 | 5 積分
- 72EDL05x06xx系列 600V半橋門驅(qū)動器帶集成自舉二極管(BSD)手冊
- 0.69 MB | 1次下載 | 免費
- 8MCU模塊原理圖資料
- 0.37 MB | 次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233094次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191448次下載 | 10 積分
- 5十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183360次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81605次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費下載
- 0.02 MB | 73829次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論